

IR2114SS/ IR21141SS IR2214SS/IR22141SS

# HALF-BRIDGE GATE DRIVER IC

#### **Features**

- Floating channel up to +600 or +1200V
- Soft over-current shutdown
- Synchronization signal to synchronize shut down with the other phases
- Integrated desaturation detection circuit
- Two stage turn on output for di/dt control
- Separate pull-up/pull-down output drive pins
- Matched delay outputs
- · Under voltage lockout with hysteresis band

## **Description**

The IR2114/21141/2214/IR22141 gate driver family is suited to drive a single half bridge in power switching applications. The high gate driving capability (2A source, 3A sink) and the low quiescent current enable bootstrap supply techniques in medium power systems. These drivers feature full short circuit protection by means of the power transistor desaturation detection and manages all the half-bridge faults by turning off smoothly the desaturated transistor through the dedicated soft shut down pin, therefore preventing over-voltages and reducing EM emissions. In multi-phase system IR2114/21141/2214/IR22141 drivers communicate using a dedicated local network (SY\_FLT and FAULT/SD signals) to properly manage phase-to-phase short circuits. The system controller may force shutdown or read device fault state through the 3.3 V compatible CMOS I/O pin (FAULT/SD). To improve the signal immunity from DC-bus noise, the control and power ground use dedicated pins enabling low-side emitter current sensing as well. Undervoltage conditions in floating and low voltage circuits are managed independently.

## **Product Summary**

| Voffset                                | 600V or<br>1200V max. |
|----------------------------------------|-----------------------|
| IO+/- (typ)                            | 2.0 A / 3.0A          |
| V <sub>OUT</sub>                       | 10.4V - 20V           |
| Deadtime matching (max)                | 75 nsec               |
| Deadtime (typ)                         | 330 nsec              |
| Desat blanking time (typ)              | 3 µsec                |
| DSH, DSL input voltage threshold (typ) | 8.0 V                 |
| Soft shutdown time (typ)               | 9.25 µsec             |

## **Package**



## **Typical connection**



## **Absolute Maximum Ratings**

Absolute maximum ratings indicate sustained limits beyond which damage to the device may occur. All voltage parameters are absolute voltages referenced to Vss, all currents are defined positive into any lead The thermal resistance and power dissipation ratings are measured under board mounted and still air conditions.

| Symbol | Definition                                           | Min.        | Max.                 | Units |
|--------|------------------------------------------------------|-------------|----------------------|-------|
| Vs     | High side offset voltage                             | VB - 25     | V <sub>B</sub> + 0.3 |       |
| Vв     | High side floating supply voltage (IR2114 or IR2114  | -0.3        | 625                  |       |
|        | (IR2214 or IR2214                                    | -0.3        | 1225                 |       |
| Vно    | High side floating output voltage (HOP, HON and SSDF | l) Vs - 0.3 | V <sub>B</sub> + 0.3 |       |
| Vcc    | Low side and logic fixed supply voltage              | -0.3        | 25                   |       |
| COM    | Power ground                                         | Vcc - 25    | Vcc + 0.3            | V     |
| VLO    | Low side output voltage (LOP, LON and SSDL)          | Vсом -0.3   | Vcc + 0.3            |       |
| Vin    | Logic input voltage (HIN, LIN and FLT_CLR)           | Vss -0.3    | Vcc + 0.3            |       |
| VFLT   | FAULT input/output voltage (FAULT/SD and SY_FLT)     | Vss -0.3    | Vcc + 0.3            |       |
| VDSH   | High side DS input voltage                           | Vs -3       | V <sub>B</sub> + 0.3 |       |
| VDSL   | Low side DS input voltage                            | Vсом -3     | Vcc + 0.3            |       |
| dVs/dt | Allowable offset voltage slew rate                   | _           | 50                   | V/ns  |
| PD     | Package power dissipation @ TA ≤ +25°C               | _           | 1.5                  | W     |
| RthJA  | Thermal resistance, junction to ambient              | _           | 65                   | °C/W  |
| TJ     | Junction temperature                                 | _           | 125                  |       |
| Ts     | Storage temperature                                  | -55         | 150                  | °C    |
| TL     | Lead temperature (soldering, 10 seconds)             |             | 300                  |       |

## **Recommended Operating Conditions**

For proper operation the device should be used within the recommended conditions. All voltage parameters are absolute voltages referenced to Vss. The Vs offset rating is tested with all supplies biased at 15V differential.

| Symbol | Definition                           | Min.                | Max.       | Units   |    |
|--------|--------------------------------------|---------------------|------------|---------|----|
| VB     | High side floating supply voltage (I | Vs + 11.5           | Vs + 20    |         |    |
| Vs     | High side floating supply offset     | (IR2114 or IR21141) | Note 2     | 600     |    |
|        | voltage (IR2214 or IR22141)          |                     | Note 2     | 1200    |    |
| VHO    | High side output voltage (HOP, HO    | ON and SSDH)        | Vs         | Vs + 20 |    |
| VLO    | Low side output voltage (LOP, LO     | Vсом                | Vcc        |         |    |
| Vcc    | Low side and logic fixed supply vo   | Itage (Note 1)      | 11.5       | 20      | V  |
| COM    | Power ground                         |                     | -5         | 5       |    |
| VIN    | Logic input voltage (HIN, LIN and    | FLT_CLR)            | Vss        | Vcc     |    |
| VFLT   | Fault input/output voltage (FAULT)   | /SD and SY_FLT)     | Vss        | Vcc     |    |
| VDSH   | High side DS pin input voltage       |                     | Vs - 2.0   | Vв      |    |
| VDSL   | Low side DS pin input voltage        |                     | Vсом - 2.0 | Vcc     |    |
| TA     | Ambient temperature                  |                     | -40        | 125     | °C |

Note 1: While internal circuitry is operational below the indicated supply voltages, the UV lockout disables the output drivers if the UV thresholds are not reached.

Note 2: Logic operational for Vs from Vss-5V to Vss+600V or 1200V. Logic state held for Vs from Vss-5V to Vss-VBs. (Please refer to the Design Tip DT97-3 for more details).

## **Static Electrical Characteristics**

 $V_{CC}$  = 15 V,  $V_{SS}$  = COM = 0 V,  $V_{S}$  = 0 ÷ 600V or 1200 V and  $T_{A}$  = 25 °C unless otherwise specified.

Pin: V<sub>CC</sub>, V<sub>SS</sub>, V<sub>B</sub>, V<sub>S</sub>

| Symbol | Definition                                           | Min | Тур  | Max  | Units | Test Conditions            |
|--------|------------------------------------------------------|-----|------|------|-------|----------------------------|
| VCCUV+ | Vcc supply undervoltage positive going threshold     | 9.3 | 10.2 | 11.4 |       |                            |
| Vccuv- | Vcc supply undervoltage negative going threshold     | 8.7 | 9.3  | 10.3 |       |                            |
| VCCUVH | Vcc supply undervoltage lockout hysteresis           | -   | 0.9  | -    |       |                            |
| VBSUV+ | (VB-VS) supply undervoltage positive going threshold | 9.3 | 10.2 | 11.4 | V     | Vs=0V, Vs=600V<br>or 1200V |
| VBSUV- | (VB-VS) supply undervoltage negative going threshold | 8.7 | 9.3  | 10.3 |       | Vs=0V, Vs=600V<br>or 1200V |
| VBSUVH | (VB-Vs) supply undervoltage lockout hysteresis       | -   | 0.9  | -    |       |                            |
| ILK    | Offset supply leakage current                        | -   | -    | 50   | μA    | VB = VS = 600V or<br>1200V |
| IQBS   | Quiescent VBS supply current                         | -   | 400  | 800  | •     | VIN = 0V or 3.3V           |
| IQCC   | Quiescent Vcc supply current                         | -   | 0.7  | 2.5  | mA    | (No load)                  |



Figure 1: Undervoltage diagram

Pin: HIN, LIN, FLTCLR, FAULT/SD, SY FLT

|         | <u>, =:::, : =: ==::, : ; : ; :=: ; = ; = ; = : _: = : </u> |                         |     |     |     |       |                        |
|---------|-------------------------------------------------------------|-------------------------|-----|-----|-----|-------|------------------------|
| Symbol  | Definition                                                  | some resident of the or | Min | Тур | Max | Units | <b>Test Conditions</b> |
| ViH     | Logic "1" input voltage                                     |                         | 2.0 | -   | -   |       | \/aa - \/aa\\\ ta      |
| VIL     | Logic "0" input voltage                                     |                         | -   | -   | 8.0 | V     | Vcc = Vccuv- to 20V    |
| Vihss   | Logic input hysteresis                                      |                         | 0.2 | 0.4 | -   |       | 201                    |
| lin+    | Logic "1" input bias current                                |                         | -   | 370 | -   | μΑ    | VIN = 3.3V             |
| lin-    | Logic "0" input bias current                                |                         | -1  | -   | 0   |       | VIN = 0V               |
| Ron,flt | FAULT/SD open drain resistance                              |                         | -   | 60  | -   | Ω     |                        |
| Ron,sy  | SY_FLT open drain resistance                                |                         | -   | 60  | -   | 12    | PW ≤ 7 µs              |



Figure 2: HIN, LIN and FLTCLR diagram



Figure 3: FAULT/SD and SY\_FLT diagram

## Pin: DSL, DSH

The active bias is present only in IR21141 and IR22141.  $V_{DESAT}$ ,  $I_{DS}$  and  $I_{DSB}$  parameters are referenced to COM and  $V_S$  respectively for DSL and DSH.

|         | 13 100p0011101                     |     |      |     |       |                     |   |                |
|---------|------------------------------------|-----|------|-----|-------|---------------------|---|----------------|
| Symbol  | Definition                         | Min | Тур  | Max | Units | Test Conditions     |   |                |
| VDESAT+ | High desat input threshold voltage | 7.2 | 8.0  | 8.8 |       |                     |   |                |
| VDESAT- | Low desat input threshold voltage  | 6.3 | 7.0  | 7.7 | 7.7   | 7.7                 | V | See Fig. 16, 4 |
| VDSTH   | Desat input voltage hysteresis     | -   | 1.0  | -   |       |                     |   |                |
| IDS+    | High DSH or DSL input bias current | -   | 21   | -   |       | VDESAT = VCC or VBS |   |                |
| IDS-    | Low DSH or DSL input bias current  | -   | -160 | -   | μA    | VDESAT = 0V         |   |                |
| IDSB    | DSH or DSL input bias current      | -   | -20  | -   | mA    | VDESAT =            |   |                |
|         | (IR21141 and IR22141 only)         |     |      |     |       | (Vcc or VBS) - 2V   |   |                |



Figure 4: DSH and DSL diagram.

Pin: HOP, LOP

| Symbol | Definition                                            | Min | Тур | Max | Units | <b>Test Conditions</b>                                                                                           |
|--------|-------------------------------------------------------|-----|-----|-----|-------|------------------------------------------------------------------------------------------------------------------|
| Vон    | High level output voltage, VB – VHOP or Vcc –VLOP     | -   | 40  | 300 | mV    | Io = 20mA                                                                                                        |
| l01+   | Output high first stage short circuit pulsed current  | -   | 2   | -   |       | VHOP/LOP=0V,<br>H <sub>IN</sub> or L <sub>IN</sub> = 1,<br>PW≤200ns,<br>resistive load,<br>see Fig. 8            |
| IO2+   | Output high second stage short circuit pulsed current | -   | 1   | -   | A     | VHOP/LOP=0V,<br>$H_{\text{IN}}$ or $L_{\text{IN}}$ = 1,<br>400ns≤PW≤10 $\mu$ s,<br>resistive load,<br>see Fig. 8 |



Figure 5: HOP and LOP diagram

Pin: HON, LON, SSDH, SSDL

| Symbol  | Definition                              | Min | Тур | Max | Units | <b>Test Conditions</b>                                          |
|---------|-----------------------------------------|-----|-----|-----|-------|-----------------------------------------------------------------|
| Vol     | Low level output voltage, VHON or VLON  | -   | 45  | 300 | mV    | Io = 20mA                                                       |
| Ron,ssd | Soft Shutdown on resistance (Note 1)    | -   | 90  | -   | Ω     | PW ≤ 7 µs                                                       |
| lo-     | Output low short circuit pulsed current | -   | 3   | 1   | Α     | VHOP/LOP=15V,<br>$H_{IN}$ or $L_{IN}$ = 0,<br>$PW \le 10 \mu s$ |

Note 1: SSD operation only.



Figure 6: HON, LON, SSDH and SSDL diagram

## **AC Electrical Characteristics**

VCC = VBS = 15V, VS = VSS and TA = 25°C unless otherwise specified.

| Symbol             | Definition                                                     | Min. | Тур. | Max.  | Units | Test Conditions                         |
|--------------------|----------------------------------------------------------------|------|------|-------|-------|-----------------------------------------|
| ton                | Turn on propagation delay                                      | 220  | 440  | 660   |       | VIN = 0 & 1                             |
| toff               | Turn off propagation delay                                     | 220  | 440  | 660   |       | Vs = 0 to 600V or<br>1200V              |
| tr                 | Turn on rise time (C <sub>LOAD</sub> =1nF)                     | _    | 24   | _     |       | HOP shorted to HON, LOP shorted to LON, |
| tf                 | Turn off fall time (C <sub>LOAD</sub> =1nF)                    | _    | 7    | _     |       | Figure 7                                |
| ton1               | Turn on first stage duration time                              | 120  | 200  | 280   |       | Figure 8                                |
| tDESAT1            | DSH to HO soft shutdown propagation delay at HO turn on        | 2000 | 3300 | 4600  |       | VHIN= 1                                 |
| tDESAT2            | DSH to HO soft shutdown propagation delay after Blanking       | 1050 | _    | _     |       | VDESAT = 15V,Fig.10                     |
| tDESAT3            | DSL to LO soft shutdown propagation delay at LO turn on        | 2000 | 3300 | 4600  |       | VLIN = 1                                |
| tDESAT4            | DSL to LO soft shutdown propagation delay after Blanking       | 1050 | _    | _     |       | VDESAT = 15V,Fig.10                     |
| tDS                | Soft shutdown minimum pulse width of desat                     | 1000 | _    | _     |       | Figure 9                                |
| tss                | Soft shutdown duration period                                  | 5000 | 9250 | 13500 | ns    | VDS=15V,Fig. 9                          |
| tsy_flt,<br>DESAT1 | DSH to SY_FLT propagation delay at HO turn on                  | _    | 3600 | _     |       | VHIN = 1                                |
| tsy_flt,<br>Desat2 | DSH to SY_FLT propagation delay after blanking                 | 1300 | _    | _     |       | VDS = 15V, Fig. 10                      |
| tsy_flt,<br>Desat3 | DSL to SY_FLT propagation delay at LO turn on                  | -    | 3050 | _     |       | VLIN = 1                                |
| tsy_flt,<br>Desat4 | DSL to SY_FLT propagation delay after blanking                 | 1050 | _    | _     |       | VDESAT=15V,Fig.10                       |
| tBL                | DS blanking time at turn on                                    | _    | 3000 | _     |       | VHIN = VLIN = 1<br>VDESAT=15V,Fig.10    |
| Dead               | d-time/Delay Matching Characteristics                          |      |      |       |       |                                         |
| DT                 | Dead-time                                                      | _    | 330  | _     |       | Figure 11                               |
| MDT                | Dead-time matching, MDT=DTH-DTL                                | _    | _    | 75    |       | External DT=0nsec<br>Figure 11          |
| PDM                | Propagation delay matching,<br>Max(ton, toff) - Min(ton, toff) | _    | _    | 75    |       | External DT><br>500nsec, Fig.7          |



Figure 7: Switching Time Waveforms



Figure 8: Output Source Current



Figure 9: Soft Shutdown Timing Waveform



Figure 10: Desat Timing



Figure 11: Internal Dead-Time Timing

# **Lead Assignments**



### **Lead Definitions**

| Symbol   | Description                                                                                                                                                                                                                |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCC      | Low side gate driver supply                                                                                                                                                                                                |
| VSS      | Logic Ground                                                                                                                                                                                                               |
| HIN      | Logic input for high side gate driver outputs (HOP/HON)                                                                                                                                                                    |
| LIN      | Logic input for low side gate driver outputs (LOP/LON)                                                                                                                                                                     |
| FAULT/SD | Dual function (in/out) active low pin. Refer to figures 17, 18 and 15. As an output, indicates fault condition. As an input, shuts down the outputs of the gate driver regardless H <sub>IN</sub> /L <sub>IN</sub> status. |
| SY_FLT   | Dual function (in/out) active low pin. Refer to figures 17, 18 and 15. As an output, indicates SSD sequence is occurring. As an input, an active low signal freezes both output status.                                    |
| FLT_CLR  | Fault clear active high input. Clears latched fault condition (See figure 17)                                                                                                                                              |
| LOP      | Low side driver sourcing output                                                                                                                                                                                            |
| LON      | Low side driver sinking output                                                                                                                                                                                             |
| DSL      | Low side IGBT desaturation protection input                                                                                                                                                                                |
| SSDL     | Low side soft shutdown                                                                                                                                                                                                     |
| COM      | Low side driver return                                                                                                                                                                                                     |
| VB       | High side gate driver floating supply                                                                                                                                                                                      |
| HOP      | High side driver sourcing output                                                                                                                                                                                           |
| HON      | High side driver sinking output                                                                                                                                                                                            |
| DSH      | High side IGBT desaturation protection input                                                                                                                                                                               |
| SSDH     | High side soft shutdown                                                                                                                                                                                                    |
| VS       | High side floating supply return                                                                                                                                                                                           |

**Functional Block Diagram** 



## **State Diagram**



## **Stable State**

- **FAULT**
- HO=LO=0 (Normal operation)
- HO/LO=1 (Normal operation)
- UNDERVOLTAGE V<sub>CC</sub>
- SHUTDOWN (SD)
- UNDERVOLTAGE V<sub>BS</sub>
- **FREEZE**

#### **Temporary State**

- SOFT SHUTDOWN
- START UP SEQUENCE

## **System Variable**

- FLT CLR
- HIN/LIN
- UV VCC
- UV VBS
- DSH/L
- SY\_FLT
- FAULT/SD

NOTE1: a change of logic value of the signal labeled on lines (system variable) generates a state transition. NOTE2: Exiting from UNDERVOLTAGE VBS state, the HO goes high only if a rising edge event happens in  $H_{IN}$ .

## Logic Table

Output drivers status description

| HO/LO                                | HOP/LOP                      | HON/LON                                          | SSDH/SSDL |  |  |  |  |  |  |  |  |
|--------------------------------------|------------------------------|--------------------------------------------------|-----------|--|--|--|--|--|--|--|--|
| status                               |                              |                                                  |           |  |  |  |  |  |  |  |  |
| 0                                    | HiZ                          | 0                                                | HiZ       |  |  |  |  |  |  |  |  |
| 1                                    | 1                            | HiZ                                              | HiZ       |  |  |  |  |  |  |  |  |
| SSD                                  | HiZ                          | HiZ                                              | 0         |  |  |  |  |  |  |  |  |
| LO/HO                                | Output follows               | Output follows inputs (in=1->out=1, in=0->out=0) |           |  |  |  |  |  |  |  |  |
| LO <sub>n-1</sub> /HO <sub>n-1</sub> | Output keeps previous status |                                                  |           |  |  |  |  |  |  |  |  |

|                       | INPUTS          |                 |         | INPUT                                             | Under V<br>Yes: V< UV t<br>No : V> UV tl<br>X : don't car | hreshold<br>hreshold | OUTF            | PUTS              |                   |
|-----------------------|-----------------|-----------------|---------|---------------------------------------------------|-----------------------------------------------------------|----------------------|-----------------|-------------------|-------------------|
| Operation             | Hin             | Lin             | FLT_CLR | SY_FLT<br>SSD: desat (out)<br>HOLD: freezing (in) | FAULT/SD<br>SD: shutdown (in)<br>FAULT: diagnostic (out)  | V <sub>cc</sub>      | V <sub>BS</sub> | НО                | LO                |
| Shut Down             | Χ               | Х               | Х       | X                                                 | 0 (SD)                                                    | X                    | Х               | 0                 | 0                 |
| Fault Clear           | H <sub>IN</sub> | L <sub>IN</sub> | £       | NOTE1                                             | _f (FAULT)                                                | No                   | No              | НО                | LO                |
|                       | 1               | 0               | 0       | 1                                                 | 1                                                         | No                   | No              | 1                 | 0                 |
| Normal                | 0               | 1               | 0       | 1                                                 | 1                                                         | No                   | No              | 0                 | 1                 |
| Operation             | 0               | 0               | 0       | 1                                                 | 1                                                         | No                   | No              | 0                 | 0                 |
| Anti Shoot<br>Through | 1               | 1               | 0       | 1                                                 | 1                                                         | No                   | No              | 0                 | 0                 |
| Soft Shut<br>Down     | 1               | 0               | 0       | Ţ (SSD)                                           | 1                                                         | No                   | No              | SSD               | 0                 |
| (entering)            | 0               | 1               | 0       | ₹ (SSD)                                           | 1                                                         | No                   | No              | 0                 | SSD               |
| Soft Shut<br>Down     | Х               | Х               | 0       | (SSD)                                             | Ţ (FAULT)                                                 | No                   | No              | 0                 | 0                 |
| (finishing)           | Х               | Х               | 0       | _f (SSD)                                          | Ţ (FAULT)                                                 | No                   | No              | 0                 | 0                 |
| Freeze                | Х               | Х               | Х       | 0 (HOLD)                                          | 1                                                         | No                   | No              | HO <sub>n-1</sub> | LO <sub>n-1</sub> |
| Under                 | Х               | L <sub>IN</sub> | Х       | 1                                                 | 1                                                         | No                   | Yes             | 0                 | LO                |
| Voltage               | Х               | Х               | Х       | 1                                                 | 0 (FAULT)                                                 | Yes                  | Х               | 0                 | 0                 |

NOTE1: SY\_FLT automatically resets after SSD event is over and FLT\_CLR is not required. In order to avoid FLT\_CLR to conflict with the SSD procedure, FLT\_CLR should not be operated while SY\_FLT is active.

## FEATURES DESCRIPTION

### 1 Start-up sequence

At power supply start-up it is recommended to keep FLT\_CLR pin active until supply voltages are properly established. This prevents spurious diagnostic signals being generated. All protection functions are operating independently from FLT\_CLR status and output driver status reflects the input commands.

When bootstrap supply topology is used for supplying the floating high side stage, the following start-up sequence is recommended (see also figure 12):

- 1. Set Vcc
- 2. Set FLT\_CLR pin to HIGH level
- Set LIN pin to HIGH level and let the bootstrap capacitor be charged
- 4. Release LIN pin to LOW level
- 5. Release FLT\_CLR pin to LOW level



Figure 12 Start-up sequence

A minimum 15 us LIN and FLT-CLR pulse is required.

#### 2 Normal operation mode

After start-up sequence has been terminated, the device becomes fully operative (see grey blocks in the State Diagram).

HIN and LIN produce driver outputs to switch accordingly, while the input logic checks the input signals preventing shoot-through events and including DeadTime (DT).

## 3 Shut down

The system controller can asynchronously command the Hard ShutDown (HSD) through the 3.3 V compatible CMOS I/O FAULT/SD pin. This event is not latched.

In a multi-phase system, FAULT/SD signals are orwired so the controller or one of the gate drivers can force simultaneous shutdown to the other gate drivers through the same pin.

#### 4 Fault management

IR2114/21141/2214/22141 is able to manage the both the supply failure (undervoltage lock out on

both low and high side circuits) and the desaturation of both power transistors.

#### 4.1 Undervoltage (UV)

The Undervoltage protection function disables the driver's output stage preventing the power device being driven with too low voltages.

Both the low side ( $V_{\text{CC}}$  supplied) and the floating side ( $V_{\text{BS}}$  supplied) are controlled by a dedicate undervoltage function.

Undervoltage event on the  $V_{\rm CC}$  (when  $V_{\rm CC}$  < UV $_{\rm VCC-}$ ) generates a diagnostic signal by forcing FAULT/SD pin low (see FAULT/SD section and figure 14). This event disables both low side and floating drivers and the diagnostic signal holds until the under voltage condition is over. Fault condition is not latched and the FAULT/SD pin is released once  $V_{\rm CC}$  becomes higher than UV $_{\rm VCC+}$ .

The undervoltage on the  $V_{BS}$  works disabling only the floating driver. Undervoltage on  $V_{BS}$  does not prevent the low side driver to activate its output nor generate diagnostic signals.  $V_{BS}$  undervoltage condition ( $V_{BS} < UV_{VBS}$ .) latches the high side output stage in the low state.  $V_{BS}$  must be reestablished higher than  $UV_{VBS+}$  to return in normal operating mode. To turn on the floating driver  $H_{IN}$  must be re-asserted high (rising edge event on  $H_{IN}$  is required).

#### 4.2 Power devices desaturation

Different causes can generate a power inverter failure: phase and/or rail supply short-circuit, overload conditions induced by the load, etc... In all these fault conditions a large current increase is produced in the IGBT.

The IR2114/21141/2214/22141 fault detection circuit monitors the IGBT emitter to collector voltage ( $V_{CE}$ ) by means of an external high voltage diode. High current in the IGBT may cause the transistor to desaturate, i.e.  $V_{CE}$  to increase.

Once in desaturation, the current in power transistor can be as high as 10 times the nominal current. Whenever the transistor is switched off, this high current generates relevant voltage transients in the power stage that need to be smoothed out in order to avoid destruction (by over-voltages). The gate driver accomplishes the transients control by smoothly turning off the desaturated transistor by means of the SSD pin activating a so called *Soft ShutDown* sequence (SSD).

#### 4.2.1 Desaturation detection: DSH/L function

Figure 13 shows the structure of the desaturation sensing and soft shutdown block. This configuration is the same for both high and low side output stages.



Figure 13: high and low side output stage



Figure 14: fault management diagram

The external sensing diode should have BV>600V or 1200V and low stray capacitance (in order to minimize noise coupling and switching delays). The diode is biased by an internal pull-up resistor  $R_{DSH/L}$  (equal to  $V_{CC}/I_{DS-}$  or  $V_{BS}/I_{DS-}$  for IR2114 or IR2214) or by a dedicated circuit (see the activebias section for IR21141 and IR22141). When  $V_{CE}$ increases, the voltage at DSH/L pin increases too. Being internally biased to the local supply, DSH/L voltage is automatically clamped. When DSH/L exceeds the  $V_{DESAT+}$  threshold the comparator triggers (see figure 13). Comparator output is filtered in order to avoid false desaturation detection by externally induced noise; pulses shorter than t<sub>DS</sub> are filtered out. To avoid detecting a false desaturation during IGBT turn on, the desaturation circuit is disabled by a Blanking signal (T<sub>BI</sub>, see Blanking block in figure 13). This time is the estimated maximum IGBT turn on time and must be not exceeded by proper gate resistance sizing. When the IGBT is not completely saturated after  $T_{\text{BL}},$  desaturation is detected and the driver will turn off.

Eligible desaturation signals initiate the Soft Shutdown sequence (SSD). While in SSD, the output driver goes in high impedance and the SSD pull-down is activated to turn off the IGBT through SSDH/L pin. The SY\_FLT output pin (active low, see figure 14) reports the gate driver status all the way long SSD sequence lasts (t<sub>SS</sub>). Once finished SSD, SYS\_FLT releases, and the gate driver generates a FAULT signal (see the FAULT/SD section) by activating FAULT/SD pin. This generates a hard shut down for both high and low output stages (HO=LO=low). Each driver is latched low until the fault is cleared (see FLT CLR).

Figure 14 shows the fault management circuit. In this diagram DesatHS and DesatLS are two internal signals that come from the output stages (see figure 13).

It must be noted that while in Soft Shut Down, both Under Voltage fault and external Shut Down (SD)

are masked until the end of SSD. Desaturation protection is working independently by the other entire control pin and it is disabled only when the output status is off.



Figure 15: IR2x14x application in 3ph system.

# 4.2.2 Fault management in multi-phase systems

In a system with two or more gate drivers the devices must be connected as in figure 15.

#### SY FLT.

The bi-directional SY\_FLT pins communicate each other in the local network. The logic signal is active low.

The device that detects the IGBT desaturation activates the SY\_FLT, which is then read by the other gate drivers. When SYS\_FLT is active all the drivers hold their output state regardless the input signals ( $H_{\text{IN}}$ ,  $L_{\text{IN}}$ ) they receive from the controller (freeze state).

This feature is particularly important in phase-tophase short circuit where two IGBTs are involved; in fact, while one is softly shutting-down, the other must be prevented from hard shutdown to avoid vanishing SSD.

In the Freeze state the frozen drivers are not completely inactive because desaturation detection still takes the highest priority.

SY\_FLT communication has been designed for creating a local network between the drivers. There is no need to wire SY\_FLT to the controller.

#### FAULT/SD

The bi-directional FAULT/SD pins communicates each other and with the system controller. The logic signal is active low.

When low, the FAULT/SD signal commands the outputs to go off by hard shutdown. There are three events that can force FAULT/SD low:

- Desaturation detection event: the FAULT\SD pin is latched low when SSD is over, and only a FLT\_CLR signal can reset it.
- Undervoltage on V<sub>CC</sub>: the FAULT\SD pin is forced low and held until the undervoltage is active (not latched).

 FAULT/SD is externally driven low either from the controller or from another IR2x14x device. This event is not latched; therefore the FLT\_CLR cannot disable it. Only when FAULT/SD becomes high the device returns in normal operating mode.

#### 5 Active bias

For the purpose of sensing the power transistor desaturation the collector voltage is read by an external HV diode. The diode is normally biased by an internal pull up resistor connected to the local supply line ( $V_B$  or  $V_{CC}$ ). When the transistor is "on" the diode is conducting and the amount of current flowing in the circuit is determined by the internal pull up resistor value.

In the high side circuit, the desaturation biasing current may become relevant for dimensioning the bootstrap capacitor (see figure 19). In fact, too low pull up resistor value may result in high current discharging significantly the bootstrap capacitor. For that reason typical pull up resistor are in the range of 100 k $\Omega$ . This is the value of the internal pull up.

While the impedance of DSH/DSL pins is very low when the transistor is on (low impedance path through the external diode down to the power transistor), the impedance is only controlled by the pull up resistor when the transistor is off. In that case relevant dV/dt applied by the power transistor during the commutation at the output results in a considerable current injected through the stray capacitance of the diode into the desaturation detection pin (DSH/L). This coupled noise may be easily reduced using an active bias for the sensing diode.

An Active Bias structure is available only for IR21141 or IR22141 version for DSH/L pin. The DSH/L pins present an active pull-up respectively to VB/VCC, and a pull-down respectively to VS/COM.

The dedicated biasing circuit reduces the impedance on the DSH/L pin when the voltage exceeds the  $V_{\text{DESAT}}$  threshold (see figure 16). This low impedance helps in rejecting the noise providing the current inject by the parasitic capacitance. When the power transistor is fully on, the sensing diode gets forward biased and the voltage at the DSH/L pin decreases. At this point the biasing circuit deactivates, in order to reduce the bias current of the diode as shown in figure 16.



Figure 16: RDSH/L Active Biasing

### 6 Output stage

The structure is shown in figure 13 and consists of two turns on stages and one turn off stage.

When the driver turns on the IGBT (see figure 8), a first stage is constantly activated while an additional stage is maintained active only for a limited time (ton1). This feature boost the total driving capability in order to accommodate both fast gate charge to the plateau voltage and dV/dt control in switching.

At turn off, a single n-channel sinks up to 3A ( $I_{O-}$ ) and offers a low impedance path to prevent the self-turn on due to the parasitic Miller capacitance in the power switch.

# 7 Timing and logic state diagrams description

The following figures show the input/output logic diagram.

Figure 17 shows the SY\_FLT and FAULT/SD signals as output, whereas figure 18 as input.



Figure 17: I/O timing diagram with SY\_FLT and FAULT/SD as output



Figure 18: I/O logic diagram with SY FLT and FAULT/SD as input

Referred to timing diagram of figure 17:

- A. When the input signals are on together the outputs go off (anti-shoot through).
- B. The HO signal is on and the high side IGBT desaturates, the HO turn off softly while the SY\_FLT stays low. When
- SY\_FLT goes high the FAULT/SD goes low. While in SSD, if LIN goes up, LO does not change (freeze).
- C. When FAULT/SD is latched low (see FAULT/SD section) FLT CLR can disable

it and the outputs go back to follow the inputs.

- The DSH goes high but this is not read because HO is off.
- E. The LO signal is on and the low side IGBT desaturates, the low side behaviour is the same as described in point B.
- F. The DSL goes high but this is not read because LO is off.
- G. As point A (anti-shoot through).

Referred to timing diagram figure 18:

- A. The device is in hold state, regardless of input variations. Hold state is forced by SY\_FLT forced low externally
- B. The device outputs goes off by hard shutdown, externally commanded. A through B is the same sequence adopted by another IR2x14x device in SSD procedure.
- C. Externally driven low FAULT/SD (shutdown state) cannot be disabled by forcing FLT\_CLR (see FAULT/SD section).
- D. The FAULT/SD is released and the outputs go back to follow the inputs.
- E. Externally driven low FAULT/SD: outputs go off by hard shutdown (like point B).
- F. As point A and B but for the low side output.

## Sizing tips

## **Bootstrap supply**

The  $V_{\text{BS}}$  voltage provides the supply to the high side driver circuitry of the gate driver. This supply sits on top of the  $V_{\text{S}}$  voltage and so it must be floating.

The bootstrap method to generate  $V_{\text{BS}}$  supply can be used with any of the IR2114, IR21141, IR2214, IR22141. The bootstrap supply is formed by a diode and a capacitor connected as in figure 19.



Figure 19: bootstrap supply schematic

This method has the advantage of being simple and low cost but may force some limitations on duty-cycle and on-time since they are limited by the requirement to refresh the charge in the bootstrap capacitor.

Proper capacitor choice can reduce drastically these limitations.

#### **Bootstrap capacitor sizing**

To size the bootstrap capacitor, the first step is to establish the minimum voltage drop ( $\Delta V_{BS}$ ) that we have to guarantee when the high side IGBT is on.

If  $V_{GEmin}$  is the minimum gate emitter voltage we want to maintain, the voltage drop must be:

$$\Delta V_{BS} \le V_{CC} - V_F - V_{GE \min} - V_{CEon}$$

under the condition:

$$V_{GEmin} > V_{RSUV}$$

where  $V_{CC}$  is the IC voltage supply,  $V_F$  is bootstrap diode forward voltage,  $V_{CEon}$  is emitter-collector voltage of low side IGBT and  $V_{BSUV}$  is the high-side supply undervoltage negative going threshold.

Now we must consider the influencing factors contributing  $V_{\mbox{\footnotesize{BS}}}$  to decrease:

- IGBT turn on required Gate charge (Q<sub>G</sub>);
- IGBT gate-source leakage current (ILK GE);
- Floating section quiescent current (IQBS);
- Floating section leakage current (I<sub>LK</sub>)
- Bootstrap diode leakage current (I<sub>LK\_DIODE</sub>);
- Desat diode bias when on (I<sub>DS-</sub>)
- Charge required by the internal level shifters (Q<sub>LS</sub>); typical 20nC
- Bootstrap capacitor leakage current (I<sub>LK CAP</sub>);
- High side on time ( $T_{HON}$ ).

 $I_{LK\_CAP}$  is only relevant when using an electrolytic capacitor and can be ignored if other types of capacitors are used. It is strongly recommend using at least one low ESR ceramic capacitor (paralleling electrolytic and low ESR ceramic may result in an efficient solution).

Then we have:

$$\begin{split} Q_{TOT} &= Q_G + Q_{LS} + (I_{LK\_GE} + I_{QBS} + \\ &+ I_{LK} + I_{LK\_DIODE} + I_{LK\_CAP} + I_{DS-}) \cdot T_{HON} \end{split}$$

The minimum size of bootstrap capacitor is:

$$C_{BOOT\,\text{min}} = \frac{Q_{TOT}}{\Delta V_{RS}}$$

An example follows using IR2214SS or IR22141SS:

a) using a 25A @ 125C 1200V IGBT (IRGP30B120KD):

- $I_{QBS} = 800 \, \mu A$ (This Datasheet);
- (See Static Electrical Charact.); •  $I_{LK} = 50 \, \mu A$
- Q<sub>LS</sub> = 20 nC;
- Q<sub>G</sub> = 160 nC (Datasheet IRGP30B120KD);
- $I_{LK GE}$  = 100 nA (Datasheet IRGP30B120KD);
- $I_{LK\ DIODE}$  = 100  $\mu A$  (with reverse recovery time <100 ns):
- $I_{LK\_CAP} = 0$  (neglected for ceramic capacitor);
- $I_{DS}$  = 150  $\mu$ A (see Static Electrical Charact.);
- $T_{HON}$  = 100 µs.

And:

- $V_{CC}$  = 15 V  $V_F$  = 1 V
- $V_{CEonmax} = 3.1 \text{ V}$
- $V_{GEmin} = 10.5 \text{ V}$

the maximum voltage drop  $\Delta V_{BS}$  becomes

$$\Delta V_{BS} \le V_{CC} - V_F - V_{GEmin} - V_{CEon} =$$

$$= 15V - 1V - 10.5V - 3.1V = 0.4V$$

And the bootstrap capacitor is:

$$C_{BOOT} \ge \frac{290 \ nC}{0.4 \ V} = 725 \ nF$$

**NOTICE:** Here above  $V_{CC}$  has been chosen to be 15V. Some IGBTs may require higher supply to work correctly with the bootstrap technique. Also Vcc variations must be accounted in the above formulas.

#### Some important considerations

a. Voltage ripple

There are three different cases making the bootstrap circuit gets conductive (see figure 19)

 $I_{LOAD}$  < 0; the load current flows in the low side IGBT displaying relevant V<sub>CEon</sub>

$$V_{BS} = V_{CC} - V_F - V_{CEon}$$

In this case we have the lowest value for V<sub>BS</sub>. This represents the worst case for the bootstrap capacitor sizing. When the IGBT is turned off the Vs node is pushed up by the load current until the high side freewheeling diode get forwarded biased

 $I_{LOAD}$  = 0; the IGBT is not loaded while being on and V<sub>CE</sub> can be neglected

$$V_{BS} = V_{CC} - V_F$$

 $I_{LOAD} > 0$ ; the load current flows through the freewheeling diode

$$V_{BS} = V_{CC} - V_F + V_{FP}$$

In this case we have the highest value for V<sub>BS</sub>. Turning on the high side IGBT, ILOAD flows into it and V<sub>S</sub> is pulled up.

To minimize the risk of undervoltage, bootstrap capacitor should be sized according to the ILOAD<0 case.

#### b. Bootstrap Resistor

A resistor (R<sub>boot</sub>) is placed in series with bootstrap diode (see figure 19) so to limit the current when the bootstrap capacitor is initially charged. We suggest not exceeding some Ohms (typically 5, maximum 10 Ohm) to avoid increasing the  $V_{\text{BS}}$ time-constant. The minimum on time for charging the bootstrap capacitor or for refreshing its charge must be verified against this time-constant.

#### **Bootstrap Capacitor**

For high  $T_{HON}$  designs where is used an electrolytic tank capacitor, its ESR must be considered. This parasitic resistance forms a voltage divider with  $\dot{R}_{\text{boot}}$  generating a voltage step on V<sub>BS</sub> at the first charge of bootstrap capacitor. The voltage step and the related speed (dV<sub>BS</sub>/dt) should be limited. As a general rule, ESR should meet the following constraint:

$$\frac{ESR}{ESR + R_{BOOT}} \cdot V_{CC} \le 3V$$

Parallel combination of small ceramic and large electrolytic capacitors is normally the best compromise, the first acting as fast charge thank for the gate charge only and limiting the dV<sub>BS</sub>/dt by reducing the equivalent resistance while the second keeps the V<sub>BS</sub> voltage drop inside the desired  $\Delta V_{BS}$ .

#### d. Bootstrap Diode

The diode must have a BV> 600V or 1200V and a fast recovery time (trr < 100 ns) to minimize the amount of charge fed back from the bootstrap capacitor to V<sub>CC</sub> supply.

### **Gate resistances**

The switching speed of the output transistor can be controlled by properly size the resistors controlling the turn-on and turn-off gate current. The following section provides some basic rules for sizing the resistors to obtain the desired switching time and speed by introducing the equivalent output resistance of the gate driver ( $R_{DRp}$  and  $R_{DRn}$ ).

The examples always use IGBT power transistor. Figure 20 shows the nomenclature used in the following paragraphs. In addition,  $V_{ge}^{*}$  indicates the plateau voltage,  $Q_{gc}$  and  $Q_{ge}$  indicate the gate to collector and gate to emitter charge respectively.



Figure 20: Nomenclature

#### Sizing the turn-on gate resistor

### - Switching-time

For the matters of the calculation included hereafter, the switching time  $t_{sw}$  is defined as the time spent to reach the end of the plateau voltage (a total  $Q_{gc}+Q_{ge}$  has been provided to the IGBT gate). To obtain the desired switching time the gate resistance can be sized starting from  $Q_{ge}$  and  $Q_{gc}$ , Vcc,  $V_{ge}$  (see figure 21):

$$I_{avg} = \frac{Q_{gc} + Q_{ge}}{t_{sw}}$$

and

$$R_{TOT} = \frac{Vcc - V_{ge}^*}{I_{avg}}$$



Figure 21: R<sub>Gon</sub> sizing

where 
$$R_{TOT} = R_{DRp} + R_{Gon}$$

 $R_{Gon}$  = gate on-resistor

 $R_{DRp}$  = driver equivalent on-resistance

When  $R_{Gon} > 7$  Ohm,  $R_{DRp}$  is defined by

$$R_{DRp} = \begin{cases} \frac{Vcc}{I_{o1+}} + \frac{Vcc}{I_{o2+}} \left(\frac{t_{SW}}{t_{on1}} - 1\right) & when & t_{SW} > t_{on1} \\ \frac{Vcc}{I_{o1+}} & when & t_{SW} \leq t_{on1} \end{cases}$$

 $(I_{O1+},I_{O2+}$  and  $t_{on1}$  from "static Electrical Characteristics").

Table 1 reports the gate resistance size for two commonly used IGBTs (calculation made using typical datasheet values and assuming Vcc=15V).

#### Output voltage slope

Turn-on gate resistor  $R_{Gon}$  can be sized to control output slope ( $dV_{OUT}/dt$ ).

While the output voltage has a non-linear behaviour, the maximum output slope can be approximated by:

$$\frac{dV_{out}}{dt} = \frac{I_{avg}}{C_{RESoff}}$$

inserting the expression yielding  $I_{avg}$  and rearranging:

$$R_{TOT} = \frac{Vcc - V_{ge}^*}{C_{RESoff} \cdot \frac{dV_{out}}{dt}}$$

As an example, table 2 shows the sizing of gate resistance to get  $dV_{out}/dt=5V/ns$  when using two popular IGBTs, typical datasheet values and assuming Vcc=15V.

**NOTICE**: Turn on time must be lower than  $T_{BL}$  to avoid improper desaturation detection and SSD triggering.

### Sizing the turn-off gate resistor

The worst case in sizing the turn-off resistor  $R_{\text{Goff}}$  is when the collector of the IGBT in off state is forced to commutate by external events (i.e. the turn-on of the companion IGBT).

In this case the dV/dt of the output node induces a parasitic current through  $C_{\text{RESoff}}$  flowing in  $R_{\text{Goff}}$  and  $R_{\text{DRn}}$  (see figure 22).

If the voltage drop at the gate exceeds the threshold voltage of the IGBT, the device may self turn on causing large oscillation and relevant cross conduction.



**Figure 22:** R<sub>Goff</sub> sizing: current path when Low Side is off and High Side turns on

The transfer function between IGBT collector and IGBT gate then becomes:

$$\frac{V_{ge}}{V_{de}} = \frac{s \cdot (R_{Goff} + R_{DRn}) \cdot C_{RESoff}}{1 + s \cdot (R_{Goff} + R_{DRn}) \cdot (C_{RESoff} + C_{IES})}$$

Which yields to a high pass filter with a pole at:

$$1/\tau = \frac{1}{(R_{Goff} + R_{DRn}) \cdot (C_{RESoff} + C_{IES})}$$

As a result, when  $\tau$  is faster than the collector rise time (to be verified after calculation) the transfer function can be approximated by:

$$\frac{V_{ge}}{V_{de}} = s \cdot (R_{Goff} + R_{DRn}) \cdot C_{RESoff}$$

So that 
$$V_{ge} = (R_{Goff} + R_{DRn}) \cdot C_{RESoff} \cdot \frac{dV_{de}}{dt}$$
 in the

time domain.

Then the condition:

$$V_{th} > V_{ge} = (R_{Goff} + R_{DRn}) \cdot C_{RESoff} \frac{dV_{out}}{dt}$$

must be verified to avoid spurious turn on.

Rearranging the equation yields:

$$R_{Goff} < \frac{V_{th}}{C_{RESoff} \cdot \frac{dV}{dt}} - R_{DRn}$$

In any case, the worst condition for unwanted turn on is with very fast steps on IGBT collector. In that case collector to gate transfer function can be approximated with the capacitor divider:

$$V_{ge} = V_{de} \cdot \frac{C_{RESoff}}{(C_{RESoff} + C_{IES})}$$

which is driven only by IGBT characteristics.

As an example, table 3 reports  $R_{Goff}$  (calculated with the above mentioned disequation) for two popular IGBTs to withstand  $dV_{out}/dt = 5V/ns$ .

**NOTICE:** the above-described equations are intended being an approximated way for the gate resistances sizing. More accurate sizing may account more precise device modelling and parasitic component dependent on the PCB and power section layout and related connections.

Table 1: t<sub>sw</sub> driven R<sub>Gon</sub> sizing

| IGBT           | Qge  | Qgc  | Vge* | tsw   | lavg  | Rtot | RGon → std commercial value                         | Tsw    |
|----------------|------|------|------|-------|-------|------|-----------------------------------------------------|--------|
| IRGP30B120K(D) | 19nC | 82nC | 9V   | 400ns | 0.25A | 24Ω  | RTOT - RDRp = 12.7 $\Omega \rightarrow$ 10 $\Omega$ | →420ns |
| IRG4PH30K(D)   | 10nC | 20nC | 9V   | 200ns | 0.15A | 40Ω  | RTOT - RDRp = 32.5 $\Omega \rightarrow$ 33 $\Omega$ | →202ns |

Table 2: dV<sub>OUT</sub>/dt driven R<sub>Gon</sub> sizing

| IGBT           | Qge  | Qgc  | Vge* | CRESoff | Rtot | RGon → std commercial value                       | dVout/dt |
|----------------|------|------|------|---------|------|---------------------------------------------------|----------|
| IRGP30B120K(D) | 19nC | 82nC | 9V   | 85pF    | 14Ω  | RTOT - RDRp = $6.5 \Omega \rightarrow 8.2 \Omega$ | →4.5V/ns |
| IRG4PH30K(D)   | 10nc | 20nC | 9V   | 14pF    | 85Ω  | RTOT - RDRp = 78 $\Omega \rightarrow$ 82 $\Omega$ | →5V/ns   |

Table 3: R<sub>Goff</sub> sizing

| IGBT           | Vth(min) | CRESoff | RGoff        |
|----------------|----------|---------|--------------|
| IRGP30B120K(D) | 4        | 85pF    | RGoff ≤ 4 Ω  |
| IRG4PH30K(D)   | 3        | 14pF    | RGoff ≤ 35 Ω |

## **PCB LAYOUT TIPS**

## **Distance from H to L voltage:**

The IR2x14x pin out maximizes the distance between floating (from DC- to DC+) and low voltage pins. It's strongly recommended to place components tied to floating voltage in the high voltage side of device ( $V_{\rm B}, V_{\rm S}$  side) while the other components in the opposite side.

### **Ground plane:**

Ground plane must not be placed under or nearby the high voltage floating side to minimize noise coupling.

#### **Gate drive loops:**

Current loops behave like an antenna able to receive and transmit EM noise. In order to reduce EM coupling and improve the power switch turn on/off performances, gate drive loops must be reduced as much as possible. Figure 23 shows the high and low side gate loops.

Moreover, current can be injected inside the gate drive loop via the IGBT collector-to-gate parasitic capacitance. The parasitic auto-inductance of the gate loop contributes to develop a voltage across the gate-emitter increasing the possibility of self turn-on effect. For this reason is strongly recommended to place the three gate resistances close together and to minimize the loop area (see figure 23).



Figure 23: gate drive loop

#### Supply capacitors:

IR2x14x output stages are able to quickly turn on IGBT with up to 2 A of output current. The supply capacitors must be placed as close as possible to the device pins ( $V_{\rm CC}$  and  $V_{\rm SS}$  for the ground tied supply,  $V_{\rm B}$  and  $V_{\rm S}$  for the floating supply) in order to minimize parasitic inductance/resistance.

## Routing and placement example:

Figure 24 shows one of the possible layout solutions using a 3 layer PCB. This example takes into account all the previous considerations. Placement and routing for supply capacitors and gate resistances in the high and low voltage side minimize respectively supply path and gate drive loop. The bootstrap diode is placed under the device to have the cathode as close as possible to bootstrap capacitor and the anode far from high voltage and close to  $V_{\rm CC}$ .







Figure 24: layout example: top (a), bottom (b) and ground plane (c) layer

Referred to figure 24:

Bootstrap section: R1, C1, D1 High side gate: R2, R3, R4

High side Desat: D2 Low side supply: C2 Low side gate: R5, R6, R7

Low side Desat: D3

## **Case Outline**



